

## LMN2130JZF 20V N-Channel MOSFET

#### Features

- 20V/5.4A, RDS(ON)=30mΩ@VGS=4.5V
- Super high density cell design for extremely low R<sub>DS (ON)</sub>
- Exceptional on-resistance and maximum DC current capability
- SOT-23 package design

#### **Product Description**

LMN2130JZF, N-Channel enhancement mode MOSFET, uses Advanced Trench Technology to provide excellent RDS(ON), low gate charge.

### Pin Configuration

These devices are particularly suited for low voltage power management, such as smart phone and notebook computer and other battery powered circuits, and low in-line power loss are needed in commercial industrial surface mount applications.

#### Applications

- Portable Equipment
- Battery Powered System
- Net Working System





## **Ordering Information**

| Ordering Information |         |          |              |         |          |
|----------------------|---------|----------|--------------|---------|----------|
| Part Number          | P/N     | PKG code | Pb Free code | Package | Quantity |
| LMP1073KJZF          | LMN2130 | JZ       | F            | SOT-23  | 3000pcs  |

## **Marking Information**

| Marking Information |             |          |  |  |  |
|---------------------|-------------|----------|--|--|--|
| Part Marking        | Part Number | LFC code |  |  |  |
| P2XWM               | P2          | XWM      |  |  |  |

## Absolute Maximum Ratings

(T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol           | Parameter                              |                      | Typical     | Unit  |  |
|------------------|----------------------------------------|----------------------|-------------|-------|--|
| V <sub>DS</sub>  | Drain-Source Voltag                    | Drain-Source Voltage |             | V     |  |
| V <sub>GS</sub>  | Gate-Source Voltage                    | Gate-Source Voltage  |             | V     |  |
| 1_               | Continuous Drain                       | T <sub>A</sub> =25°C | 5.4         | Α     |  |
| ID               | Current                                | T <sub>A</sub> =70°C | 4.3         | A     |  |
| I <sub>DM</sub>  | Pulsed <sup>1</sup> Drain Current      |                      | 21          | А     |  |
| D_               | Power Dissipation                      | T <sub>A</sub> =25°C | 1.25        | W     |  |
| P <sub>D</sub>   |                                        | T <sub>A</sub> =70°C | 0.8         | vv    |  |
| TJ               | Operating Junction Temperature         |                      | -55 to +150 | °C    |  |
| T <sub>STG</sub> | Storage Temperature Range              |                      | -55 to +150 | °C    |  |
| R <sub>eja</sub> | Thermal Resistance-Junction to<br>Case |                      | 100         | °C/W  |  |
| I NOJA           |                                        |                      | 100         | C/ VV |  |



## **Electrical Characteristics**

#### (T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol               | Parameter                         | Conditions                                               | Min | Тур | Max  | Unit |
|----------------------|-----------------------------------|----------------------------------------------------------|-----|-----|------|------|
| -                    |                                   | Static                                                   |     |     |      |      |
| V <sub>(BR)DSS</sub> | Drain-Source Breakdown<br>Voltage | V <sub>GS</sub> =0V, I <sub>D</sub> =-250uA              | 20  |     |      | V    |
| V <sub>GS(th)</sub>  | Gate Threshold Voltage            | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA | 0.4 |     | 1    | v    |
| Igss                 | Gate Leakage Current              | V <sub>DS</sub> =0V, V <sub>GS</sub> =±12V               |     |     | ±100 | nA   |
| IDSS                 | Zero Gate Voltage Drain Current   | $V_{DS}$ =20V, $V_{GS}$ =0V                              |     |     | 1    | uA   |
|                      | Drain-Source On-Resistance        | V <sub>GS</sub> =4.5V, I <sub>D</sub> =4A                |     | 21  | 30   | mΩ   |
| R <sub>DS(on)</sub>  |                                   | V <sub>GS</sub> =2.5V, I <sub>D</sub> =3A                |     | 28  | 35   |      |
|                      |                                   | V <sub>GS</sub> =1.8V, I <sub>D</sub> =2A                |     | 40  | 55   |      |
| <b>g</b> fs          | Forward Transconductance          | V <sub>DS</sub> =10V, I <sub>D</sub> =3A                 |     |     | 10   | S    |
|                      | •                                 | Dynamic                                                  |     | •   |      |      |
| Qg                   | Total Gate Charge <sup>1,2</sup>  | )/ _10)/                                                 |     | 6.7 |      | nC   |
| $Q_gs$               | Gate-Source Charge <sup>1,2</sup> | V <sub>DS</sub> =10V,                                    |     | 0.8 |      |      |
| Q <sub>gd</sub>      | Gate-Drain Charge <sup>1,2</sup>  | V <sub>GS</sub> =4.5V, ID≡5A                             |     | 3.0 |      |      |
| Ciss                 | Input Capacitance                 |                                                          |     | 532 |      |      |
| Coss                 | Output Capacitance                | V <sub>DS</sub> =10V, V <sub>GS</sub> =0V,<br>f=1MHz     |     | 144 |      | pF   |
| Crss                 | Reverse Transfer Capacitance      |                                                          |     | 117 |      |      |
| V <sub>SD</sub>      | Diode Forward Voltage             | I <sub>S</sub> =1A, V <sub>GS</sub> =0V                  |     |     | 1    | V    |

Note:

1. The data tested by pulsed, pulse width  $\leq$  300us, duty cycle  $\leq$  2%.

2. Essentially independent of operating temperature.



### **Typical Performance Characteristics**



## LMP2130JZF



# Typical Performance Characteristics(continue)





# SOT-23



| Dimensions |             |      |          |       |  |
|------------|-------------|------|----------|-------|--|
| Symbol     | Millimeters |      | Inches   |       |  |
|            | Min         | Max  | Min      | Max   |  |
| Α          | 0.75        | 1.17 | 0.030    | 0.046 |  |
| A1         | 0.01        | 0.15 | 0.000    | 0.006 |  |
| A2         | 0.70        | 1.02 | 0.028    | 0.040 |  |
| b          | 0.30        | 0.50 | 0.012    | 0.020 |  |
| С          | 0.08        | 0.20 | 0.003    | 0.008 |  |
| D          | 2.80        | 3.04 | 0.110    | 0.120 |  |
| E          | 2.10        | 2.64 | 0.083    | 0.104 |  |
| E1         | 1.20        | 1.40 | 0.047    | 0.055 |  |
| е          | 0.95BSC     |      | 0.037BSC |       |  |
| e1         | 1.90BSC     |      | 0.075BSC |       |  |
| L          | 0.3         | 0.6  | 0.012    | 0.024 |  |
| θ          | 0°          | 8°   | 0°       | 8°    |  |

NOTE:

DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL HOT EXCEED 0.25mm



## NOTICE:

LFC Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all LFC Semiconductor products described or contained herein. LFC Semiconductor products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

Applications shown on the herein document are examples of standard use and operation. Customers are responsible in comprehending the suitable use in particular applications. LFC Semiconductor makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Information furnished is believed to be accurate and reliable. However LFC Semiconductor assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of LFC Semiconductor. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information without express written approval of LFC Semiconductor.