

#### LMP3131SF 30V P-Channel MOSFET

#### **Features**

- -30V/-5.7A,  $R_{DS(ON)}$ <32m $\Omega$ @ $V_{GS}$ =-10V
- Fast switching
- Suit for -4.5V Gate Drive Applications
- Green Device Available
- SOP-8 package design

#### **Product Description**

These P-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance,

provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode.

These devices are well suited for high efficiency fast switching applications.

### **Applications**

- Notebook
- Load Switch
- Battery Protection
- Hand-held Instruments

# **Pin Configuration**





# Ordering Information

| Ordering Information |         |          |              |         |          |
|----------------------|---------|----------|--------------|---------|----------|
| Part Number          | P/N     | PKG code | Pb Free code | Package | Quantity |
| LMP3131SF            | LMP3131 | S        | F            | SOP-8   | 4000     |

# **Marking Information**

| Marking Information |             |          |  |  |
|---------------------|-------------|----------|--|--|
| Part Marking        | Part Number | LFC code |  |  |
| 3131S               | 3131S       | XWMMMM   |  |  |
| XWMMMM              | 01010       |          |  |  |

# **Absolute Maximum Ratings**

(T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol           | Parameter                                   |                      | Typical     | Unit |
|------------------|---------------------------------------------|----------------------|-------------|------|
| V <sub>DS</sub>  | Drain-Source Voltage                        |                      | -30         | V    |
| V <sub>G</sub> s | Gate-Source Voltage                         |                      | ±20         | V    |
| ID               | Continuous Drain Current                    | T <sub>A</sub> =25°C | -5.7        | Α    |
| U                |                                             | T <sub>A</sub> =70°C | -4.6        |      |
| I <sub>DM</sub>  | Pulsed Drain Current <sup>1</sup>           |                      | -22.8       | А    |
| EAS              | Single Pulse Avalanche Energy <sup>2</sup>  |                      | 39.2        | mJ   |
| IAS              | Single Pulse Avalanche Current <sup>2</sup> |                      | -28         | А    |
| P <sub>D</sub>   | Power Dissipation (T <sub>A</sub> =2        | 25℃)                 | 1.47        | W    |
| TJ               | Operating Junction Temperate                | ure Range            | -55 to +150 | ℃    |
| T <sub>STG</sub> | Storage Temperature Ra                      | ange                 | -55 to +150 | °C   |
| R <sub>eJA</sub> | Thermal Resistance-Junction                 | to Ambient           | 85          | °C/W |

Note

<sup>1.</sup> Repetitive Rating: Pulsed width limited by maximum junction temperature.



#### **Electrical Characteristics**

## (T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol              | Parameter                                                | Conditions                                                           | Min  | Тур  | Max  | Unit |  |
|---------------------|----------------------------------------------------------|----------------------------------------------------------------------|------|------|------|------|--|
| Static              |                                                          |                                                                      |      |      |      |      |  |
| $V_{(BR)DSS}$       | Drain-Source Breakdown<br>Voltage                        | V <sub>GS</sub> =0V, I <sub>D</sub> =250uA                           | -30  |      |      | V    |  |
| $V_{GS(th)}$        | Gate Threshold Voltage                                   | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =250uA             | -1.3 | -1.7 | -2.3 | V    |  |
| Igss                | Gate-Source Leakage Current                              | V <sub>DS</sub> =0V, V <sub>GS</sub> =±20V                           |      |      | ±100 | nA   |  |
|                     | Drain-Source Leakage Current                             | V <sub>DS</sub> =-30V, V <sub>GS</sub> =0V<br>T <sub>J</sub> =25°C   |      |      | -1   |      |  |
| I <sub>DSS</sub>    |                                                          | V <sub>DS</sub> =-24V, V <sub>GS</sub> =0V,<br>T <sub>J</sub> =125°C |      |      | -10  | uA   |  |
| Is                  | Continuous Source Current                                | V <sub>G</sub> =V <sub>D</sub> =0V.Force Current                     |      |      | -5.5 | Α    |  |
| I <sub>SM</sub>     | Pulsed Source Current                                    | To 15 17, Gree Garrent                                               |      |      | -11  |      |  |
| R <sub>DS(on)</sub> | Drain-Source On-Resistance                               | V <sub>GS</sub> =10V, I <sub>D</sub> =-4A                            |      | 26   | 32   | mΩ   |  |
| 1 120(01.)          |                                                          | V <sub>GS</sub> =4.5V, I <sub>D</sub> =-3A,                          |      | 42   | 46   |      |  |
| <b>g</b> FS         | Forward Transconductance                                 | V <sub>DS</sub> =-10V, I <sub>D</sub> =-3A                           |      | 5    |      | S    |  |
| VsD                 | Diode Forward Voltage                                    | V <sub>GS</sub> =0V, I <sub>S</sub> =-1A                             |      |      | -1   | V    |  |
|                     | -                                                        | Dynamic                                                              |      |      |      |      |  |
| $Q_g$               | Total Gate Charge <sup>2,3</sup>                         |                                                                      |      | 8    | 15   |      |  |
| $Q_{gs}$            | Gate-Source Charge <sup>2,3</sup>                        | V <sub>DS</sub> =-15V, V <sub>GS</sub> =-4.5V, I <sub>D</sub> =-5A   |      | 3.3  | 6    | nC   |  |
| Q <sub>gd</sub>     | Gate-Drain Charge <sup>2,3</sup>                         |                                                                      |      | 2.3  | 5    |      |  |
| Ciss                | Input Capacitance                                        |                                                                      |      | 757  | 1280 | pF   |  |
| Coss                | Output Capacitance                                       | V <sub>DS</sub> =15V,V <sub>GS</sub> =0V,<br>f=1MHz                  |      | 122  | 210  |      |  |
| $C_{rss}$           | Reverse Transfer Capacitance Turn-On Time <sup>2,3</sup> |                                                                      |      | 88   | 175  |      |  |
| t <sub>d(on)</sub>  |                                                          |                                                                      |      | 4.6  | 9    |      |  |
| t <sub>r</sub>      | Rise Time <sup>2,3</sup>                                 | V <sub>DD</sub> =15V, I <sub>D</sub> =-1A, V <sub>GS</sub> =-        |      | 14   | 26   | ns   |  |
| $t_{d(off)}$        | Turn-Off Time <sup>2,3</sup>                             | 10V, R <sub>G</sub> =6Ω                                              |      | 34   | 58   |      |  |
| $t_f$               | Fall Time <sup>2,3</sup>                                 |                                                                      |      | 18   | 35   |      |  |

#### Note:

<sup>2.</sup> The data tested by pulsed , pulse width  $\leq 300 us$  , duty cycle  $\leq 2\%.$ 

<sup>3.</sup> Essentially independent of operating temperature.



## **Typical Performance Characteristics**



Fig.1 Typical Output Characteristics



Fig.3 Continuous Drain Current vs Tc



Fig.5 Normalized Vth vs TJ



Fig.2 Turn-On Resistance vs ID



Fig.4 Normalized  $R_{DSON}$  vs  $T_{\rm J}$ 



Fig.6 Gate Charge Characteristics



## **Typical Performance Characteristics(continue)**



Fig.7 Capacitance Characteristics



Fig.8 Normalized Transient Impedance



Fig.9 Maximum Safe Operation Area



Fig.10 Switching Time Waveform



Fig.11 Gate Charge Waveform



## Package Dimension:

# SOP-8



DIMENSION D DOES NOT INCLUDE MOLD FLASH,PROTRUSIONS OR GATE BURRS.MOLD FLASH,PROTRUSIONS OR GATE BURRS SHALL HOT EXCEED 0.25mm PER INTERLEAD FLASH OR PROTRUSIOB SHALL NOT EXCEED 0.25mm PER SIDE.

| Dimensions |             |      |         |       |  |
|------------|-------------|------|---------|-------|--|
|            | Millimeters |      | Inches  |       |  |
| Symbol     | Min         | Max  | Min     | Max   |  |
| Α          |             | 1.75 |         | 0.069 |  |
| <b>A</b> 1 | 0.10        | 0.25 | 0.004   | 0.010 |  |
| A2         | 1.25        |      | 0.049   |       |  |
| b          | 0.31        | 0.51 | 0.012   | 0.020 |  |
| С          | 0.10        | 0.25 | 0.004   | 0.010 |  |
| D          | 4.70        | 5.10 | 0.185   | 0.201 |  |
| E          | 5.80        | 6.20 | 0.228   | 0.244 |  |
| E1         | 3.80        | 4.00 | 0.150   | 0.157 |  |
| е          | 1.27 BSC    |      | 0.050 B | SC    |  |
| L          | 0.4         | 1.27 | 0.016   | 0.050 |  |
| θ          | 0°          | 8°   | 0°      | 8°    |  |



#### NOTICE:

LFC Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all LFC Semiconductor products described or contained herein. LFC Semiconductor products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

Applications shown on the herein document are examples of standard use and operation. Customers are responsible in comprehending the suitable use in particular applications. LFC Semiconductor makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Information furnished is believed to be accurate and reliable. However LFC Semiconductor assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of LFC Semiconductor. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information without express written approval of LFC Semiconductor.