

### LMP3117DF 30V P-Channel MOSFET

### **Features**

- -30V/-44A,  $R_{DS(ON)}$ <14.5m $\Omega$ @ $V_{GS}$ =-10V
- Fast switching
- Suit for -4.5V Gate Drive Applications
- Green Device Available
- TO-252-2L package design

### **Product Description**

These P-Channel enhancement mode power field effect transistors are using trench DMOS technology. This advanced technology has been

especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode.

These devices are well suited for high efficiency fast switching applications.

### **Applications**

- MB / VGA / Vcore
- POL Applications
- Load Switch
- LED Application

# **Pin Configuration**





## **Ordering Information**

| Ordering Information |         |          |              |           |          |
|----------------------|---------|----------|--------------|-----------|----------|
| Part Number          | P/N     | PKG code | Pb Free code | Package   | Quantity |
| LMP3117DF            | LMP3117 | D        | F            | TO-252-2L | 2500     |

# **Marking Information**

| Marking Information |             |                 |  |  |
|---------------------|-------------|-----------------|--|--|
| Part Marking        | Part Number | LFC code        |  |  |
| 3117DF              | 3117DF      | XWMMMM          |  |  |
| XWMMMM              | 311761      | XVVIVIIVIIVIIVI |  |  |

# **Absolute Maximum Ratings**

(T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol           | Parameter                                           |                       | Typical     | Unit   |
|------------------|-----------------------------------------------------|-----------------------|-------------|--------|
| $V_{DS}$         | Drain-Source Voltage                                |                       | -30         | V      |
| $V_{GS}$         | Gate-Source Voltage                                 |                       | ±25         | V      |
| I <sub>D</sub>   | Continuous Drain Current¹                           | T <sub>C</sub> =25°C  | -44         | Α      |
| ib.              |                                                     | T <sub>C</sub> =100°C | -27         |        |
| I <sub>DM</sub>  | Pulsed Drain Current                                |                       | -150        | А      |
| E <sub>AS</sub>  | Single Pulse Avalanche Energy <sup>2</sup>          |                       | 40          | mJ     |
| PD               | Power Dissipation <sup>1</sup>                      | T <sub>C</sub> =25°C  | 32          | W      |
| . 5              |                                                     | T <sub>C</sub> =100°C | 12.5        |        |
| TJ               | Operating Junction Temperature Range                |                       | -55 to +150 | $\sim$ |
| T <sub>STG</sub> | Storage Temperature Range                           |                       | -55 to +150 | ℃      |
| $R_{\theta JA}$  | Thermal Resistance-Junction to Ambient <sup>1</sup> |                       | 62.5        | °C/W   |
| $R_{\theta JC}$  | Thermal Resistance-Junction to Case                 |                       | 3           | °C/W   |



### **Electrical Characteristics**

(T<sub>C</sub>=25°C Unless otherwise noted)

| Symbol                  | Parameter                               | Conditions                                                       | Min  | Тур  | Max  | Unit |  |
|-------------------------|-----------------------------------------|------------------------------------------------------------------|------|------|------|------|--|
| Static characteristics  |                                         |                                                                  |      |      |      |      |  |
| $V_{(BR)DSS}$           | Drain-Source Breakdown Voltage          | V <sub>GS</sub> =0V, I <sub>D</sub> =-250uA                      | -30  |      |      | V    |  |
| $V_{GS(th)}$            | Gate Threshold Voltage                  | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =-250uA        | -1.2 | -1.6 | -2.5 | V    |  |
| $I_{GSS}$               | Gate Leakage Current                    | $V_{DS}$ =0V, $V_{GS}$ =±25V                                     |      |      | ±100 | nA   |  |
| I <sub>DSS</sub>        | Drain-Source Leakage Current            | V <sub>DS</sub> =-30V, V <sub>GS</sub> =0V                       |      |      | -1   | uA   |  |
| V <sub>SD</sub>         | Diode Forward Voltage <sup>3</sup>      | V <sub>GS</sub> =0V, I <sub>S</sub> =-1A                         |      |      | -1   | V    |  |
| Б                       | Dunin Course On Braintanas              | V <sub>GS</sub> =-10V, I <sub>D</sub> =-10A                      |      | 10.9 | 14.5 | mΩ   |  |
| R <sub>DS(on)</sub>     | Drain-Source On-Resistance <sup>3</sup> | V <sub>GS</sub> =-4.5V, I <sub>D</sub> =-6A                      |      | 17.5 | 23   |      |  |
| gfs                     | Forward Transconductance                | V <sub>DS</sub> =-10V, I <sub>D</sub> =-3A                       |      | 10.7 |      |      |  |
|                         | Gate                                    | charge characteristics                                           |      |      |      |      |  |
| $Q_g$                   | Total Gate Charge                       | V <sub>DD</sub> =-15V, V <sub>GS</sub> =-4.5V, I <sub>D</sub> =- |      | 22   |      | nC   |  |
| $Q_{gs}$                | Gate-Source Charge                      | 15A                                                              |      | 8.7  |      |      |  |
| $Q_{gd}$                | Gate-Drain Charge                       |                                                                  |      | 7.2  |      |      |  |
| Dynamic characteristics |                                         |                                                                  |      |      |      |      |  |
| $C_iss$                 | Input Capacitance                       | \/_ = 15\/\/_==0\/                                               |      | 2215 |      | pF   |  |
| Coss                    | Output Capacitance                      | V <sub>DS</sub> =-15V,V <sub>GS</sub> =0V,<br>f=1.0MHz           |      | 310  |      |      |  |
| Crss                    | Reverse Transfer Capacitance            |                                                                  |      | 237  |      |      |  |
| $t_{d(on)}$             | Turn-On Time                            | V <sub>DD</sub> =-15V, V <sub>GS</sub> =-10V,                    |      | 8    |      | - ns |  |
| t <sub>r</sub>          | Rise Time                               | Rg=3.3Ω, I <sub>D</sub> =-15A                                    |      | 73.7 |      |      |  |
| t <sub>d(off)</sub>     | Turn-Off Time                           |                                                                  |      | 61.8 |      |      |  |
| <b>t</b> f              | Fall Time                               |                                                                  |      | 24.4 |      |      |  |



# **Typical Performance Characteristics**



Figure 1. Output Characteristics



Figure 2. On-Resistance Variation with VGS



Figure 3. Normalized  $V_{\text{GS(th)}}$  vs.  $T_J$ 



Figure 4. Normalized RDSON vs. TJ



Figure 5. Diode Forward Voltage vs. Current

Notice: The information in this document is subject to change without notice.



Figure 6. Capacitance



### **Typical Performance Characteristics(continue)**





Figure 7. Gate Charge Waveform

Figure 8. Maximum Safe Operating Area



Figure 9. Normalized Transient Thermal Resistance



### Package Dimension:

# TO-252(AA)



THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENDIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMS OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURSS, GATE BURS AND INTETLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.

DIMENSION D DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.15mm PER DNE. DIMENSION E1 DOES NOT INCLUDE MOLD FLASH, PROTRUSION. OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL EXCEED 0.15mm INCHES PER DNE.

|        |             | Dimension | S      |       |  |
|--------|-------------|-----------|--------|-------|--|
|        | Millimeters |           | Inches |       |  |
| Symbol | Min         | Max       | Min    | Max   |  |
| Α      | 2.18        | 2.40      | 0.086  | 0.094 |  |
| A1     | 0.00        | 0.15      | 0.000  | 0.006 |  |
| b      | 0.64        | 0.90      | 0.025  | 0.035 |  |
| b1     | 0.76        | 1.14      | 0.030  | 0.045 |  |
| С      | 0.40        | 0.89      | 0.016  | 0.035 |  |
| c1     | 0.40        | 0.61      | 0.016  | 0.024 |  |
| D      | 6.35        | 6.73      | 0.250  | 0.265 |  |
| D1     | 4.95        | 5.46      | 0.195  | 0.215 |  |
| D2     | 4.32        |           | 0.170  |       |  |



### NOTICE:

LFC Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all LFC Semiconductor products described or contained herein. LFC Semiconductor products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

Applications shown on the herein document are examples of standard use and operation. Customers are responsible in comprehending the suitable use in particular applications. LFC Semiconductor makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Information furnished is believed to be accurate and reliable. However LFC Semiconductor assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of LFC Semiconductor. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information without express written approval of LFC Semiconductor.